Expand description
480MHz Clock (PLL3) Phase Fractional Divider Control Register
Modulesยง
- If set to 1, the IO fractional divider clock (reference ref_pfd0) is off (power savings)
- This field controls the fractional divide value
- This read-only bitfield is for DIAGNOSTIC PURPOSES ONLY since the fractional divider should become stable quickly enough that this field will never need to be used by either device driver or application code
- IO Clock Gate
- This field controls the fractional divide value
- This read-only bitfield is for DIAGNOSTIC PURPOSES ONLY since the fractional divider should become stable quickly enough that this field will never need to be used by either device driver or application code
- IO Clock Gate
- This field controls the fractional divide value
- This read-only bitfield is for DIAGNOSTIC PURPOSES ONLY since the fractional divider should become stable quickly enough that this field will never need to be used by either device driver or application code
- IO Clock Gate
- This field controls the fractional divide value
- This read-only bitfield is for DIAGNOSTIC PURPOSES ONLY since the fractional divider should become stable quickly enough that this field will never need to be used by either device driver or application code