Module imxrt_ral::flexspi::DLLCR::SLVDLYTARGET

source ·
Expand description

The delay target for slave delay line is: ((SLVDLYTARGET+1) * 1/32 * clock cycle of reference clock (serial root clock). If serial root clock is >= 100 MHz, DLLEN set to 0x1, OVRDEN set to =0x0, then SLVDLYTARGET setting of 0xF is recommended.

Modules§

Constants§