Module imxrt_ral::pmu::REG_CORE_TOG

source ·
Expand description

Digital Regulator Core Register

Modules§

  • If set, increases the gate drive on power gating FETs to reduce leakage in the off state
  • Regulator voltage ramp rate.
  • This bit field defines the adjustment bits to calibrate the target value of Reg0. The adjustment is applied on top on any adjustment applied to the global reference in the misc0 register.
  • This field defines the target voltage for the ARM core power domain
  • This bit field defines the adjustment bits to calibrate the target value of Reg1. The adjustment is applied on top on any adjustment applied to the global reference in the misc0 register.
  • This bit field defines the target voltage for the vpu/gpu power domain. Single bit increments reflect 25mV core voltage steps. Not all steps will make sense to use either because of input supply limitations or load operation.
  • This bit field defines the adjustment bits to calibrate the target value of Reg2. The adjustment is applied on top on any adjustment applied to the global reference in the misc0 register.
  • This field defines the target voltage for the SOC power domain